ter perspective

id P# f# page # (>) frame # logical address This chopping operation is done automatically by MMU. # of bits used to represent the offset is determined by the page site page (ite (4K15) would need 126its 7.12 = 4K Why we need to use hierarchical structure?

for page table

1127 Page 1

for page table

(ite of page table varies

Solution: Store page table into pages.

e.g. process has n pages w/ page size N, Byge

for user process dama/instr

n-

page table is stored and managed by kernel.

it could use different

Sites of the page.

for Kernesh

data

STMC+mess



326:15 page site is (KB =) 12 bits for (Z"=4K) If we stone page table into pages (4KB sites) then One page (4KB) would Store IK entries [ P.T. F needs 4 Bytes) So # of bits to Vepresent the "address" of each entry is 10 bits

register access time a Cache u mem , , , c

A two level page table, given a logical

need \_\_\_\_ time whits

a) a

b) atb

c) 3-c.

d) 4.e

from memory alless perspective,

Contiguous Mocation is the most effective.

effective allers time is (2) a + c

Os maintains a base [register] 2

1 enstr [register] for

each process

given a logical address a,,

physical address is base + a,

EAT = access to base vegister length

management 2a + d 1 efficiencs



P# F#

the page tables together,
then we could find that

PH values one not unique.

The other way around,

If there is 4410 mem (physican)

page Site is 4K10 then

there is 4610 = 1M frames

Ussume p. T. E uses 4B ptes,

then an inverted page table needs

[M × 4 Bytes = 4M15]

| IM X 4 Bytes = 4M15                                                                                                                    |
|----------------------------------------------------------------------------------------------------------------------------------------|
| F# P.P# Has  D.S. for both  Used and  free memory                                                                                      |
| Compared to the previous  page table mechanism  dynamically manage x  page tables  R  a bit map  Current to of  processes In the soule |
| if we have 4413 physical memory (main)                                                                                                 |
| on the Average, a process needs                                                                                                        |
| Mim. collid store (400) = 409 processes                                                                                                |
| if we load only lomb for each porocess.                                                                                                |

1127 Page 6

then m.m could store

then m.m could store

to ms = 409 processes

have an iMution of M.M. Site

of

409 × 100MB = 40613

Total

Logical

address space

> 460

if (){

N.M., OS allocato

Z pagos

Selse {

The we so who do mand war

if we go up demand paging

Physical

address space

1127 Page 7

Tellebrock then

Page faut vute p

p=0 ) no page fault (au the neoded pages are in mem)

p=1 =) even reference causes

a page fault.

page site is 1 byte.

each instruction to needs 4 Butes.

One page may have | K instructions

each instruction involves one address

one page may have | K mem

veferences

1127 Page 8

for ( i < 100) 5 2K for each page then 400,000 Veferences means (400,000) = 200 pages 200 x 4KBy = 800 K13 stes it page D of process 2 is replaced. page take for pr page D is swapped our to disk page table for P, is now

